# Step 1. Determine the number of flip-flops required: A 3-bit counter requires three FFs. It has states (000, 001, 010, 011, 100, 101, 110) and all the states are valid. Hence no don't cares. For selecting up and down modes, a control or mode signal M is required. Let us say it counts up when the mode signal M = 1 and counts down when M = 0. The clock signal is applied to all the FFs simultaneously.

Draw the state diagram: The state diagram of the 3-bit up-down counter is drawn as figure 6.76a.

3 Select the type of flip-flops and draw the excitation table: JK flip-flops are selected the excitation table of a 3-bit up-down counter using JK flip-flops is drawn as shown in 6.76b.



Figure 6.76 Synchronous 3-bit up-down counter.

 $K_1 = 1$ , because all the entries for  $J_1$  and  $K_1$  are either X or 1. The K-maps for  $J_3$ ,  $K_3$ ,  $J_2$  and  $K_2$  and the excitation table and the minimal expressions obtained from them are shown in figure 6.77.

5. Draw the logic diagram: A logic diagram using those minimal expressions can be drawn ashown in Figure 6.78.





Figure 6.77 K-maps for excitations of synchronous 3-bit up-down counter.



Figure 6.78 Logic diagram of the synchronous 3-bit up-down counter using J-K FFs.

Second method: A 3-bit up-down counter can also be realized by designing the up-counter and the down-counter separately and then combining them using a mode signal and additional gates.

## Design of Synchronous 3-bit Up-counter 6.29.3

Step 1. Determine the number of flip-flops required: A 3-bit up-counter requires 3 flip-flops. The counting sequence is 000, 001, 010, 011, 100, 101, 110, 111, 000 ...

Step 2. Draw the state diagram: The state diagram of the 3-bit up-counter is drawn as shown in Figure 6.79a.

Step 3. Select the type of flip-flops and draw the excitation table: JK flip-flops are selected and the excitation table of a 3-bit up-counter using J-K flip-flops is drawn as shown in Figure 6.79h.

Step 4. Obtain the minimal expressions: From the excitation table it is seen that,  $J_1 = K_1 = J_1$ because all the entries for J<sub>1</sub> and K<sub>1</sub> are either a 1 or an X. The K-maps for excitations based on the excitation table and the minimal expressions for excitations  $J_3$ ,  $K_3$ ,  $J_2$ , and  $K_2$  in terms of the present outputs  $O_1$  and  $O_2$  and  $O_3$  and  $O_4$  are  $O_3$  and  $O_4$  are  $O_4$  and  $O_4$  are  $O_4$  and  $O_4$  are  $O_4$  and  $O_4$  are  $O_4$  are  $O_4$  are  $O_4$  and  $O_4$  are  $O_4$  are present outputs Q<sub>3</sub>, Q<sub>2</sub>, and Q<sub>1</sub> obtained by minimizing the K-maps are shown in Figure 6.80.

Also observing the up counting sequence, we can conclude that Q<sub>1</sub> changes state for every clock pulse. So FF<sub>1</sub> has to be in toggle mode. Therefore  $J_1 = K_1 = 1$ .  $Q_2$  changes state whenever  $Q_1 = 1$ . is 1, i.e. FF<sub>2</sub> toggles whenever  $Q_1$  is 1. Therefore  $J_2 = K_2 = Q_1$ .  $Q_3$  changes state whenever  $Q_2^{*1}$  and  $Q_1 = 1$ ; that means FF<sub>1</sub> toggles whenever  $Q_2^{*1}$ and  $Q_1 = 1$ ; that means, FF<sub>3</sub> toggles whenever  $Q_1 Q_2 = 1$ . Therefore  $J_3 = K_3 = Q_1 Q_2$ 



|       | PS    |                | AUTH. | NS    |                |       | Required excitations |    |                |                |   |  |  |
|-------|-------|----------------|-------|-------|----------------|-------|----------------------|----|----------------|----------------|---|--|--|
| $Q_3$ | $Q_2$ | Q <sub>1</sub> | $Q_3$ | $Q_2$ | Q <sub>1</sub> | $J_3$ | K <sub>3</sub>       | J2 | K <sub>2</sub> | J <sub>1</sub> | K |  |  |
| 0     | 0     | 0              | 0     | 0     | 1              | 0     | ×                    | 0  | ×              | 1              | × |  |  |
| 0     | 0     | 1              | 0     | 1     | 0              | 0     | ×                    | 1  | ×              | ×              | 1 |  |  |
| 0     | 1     | 0              | 0     | 1     | 1              | 0     | ×                    | ×  | 0              | 1              | × |  |  |
| 0     | 1     | 1              | 1     | 0     | 0              | 1     | ×                    | ×  | 1              | ×              | 1 |  |  |
| 1     | 0     | 0              | 1     | 0     | 1              | ×     | 0                    | 0  | ×              | 1              | × |  |  |
| 1     | 0     | 1              | 1     | 1     | 0              | ×     | 0                    | 1  | ×              | ×              | 1 |  |  |
| 1     | 1     | 0              | 1     | 1     | 1              | ×     | 0                    | ×  | 0              | 1              | × |  |  |
| 1     | 1     | 1              | 0     | 0     | 0              | ×     | 1                    | ×  | 1              | ×              | 1 |  |  |

(b) Excitation table

Figure 6.79 A 3-bit up-counter.



# MOD-10)

Design of a Synchronous BCD Counter Using J-K FFs The number of flip-flops: A BCD counter is nothing but a mod-10 counter. It is a decade the number of the states (0000 through 1001). It requires n = 4 FFs ( $N \le 2^n$ , i.e.  $10 \le 2^4$ ). Four FFs 16 states. After the tenth clock pulse, the counter. puller. It has 16 states. After the tenth clock pulse, the counter resets. So, states 1010 through, 1111 The entries for excitations corresponding to tnave have lost the entries for excitations corresponding to invalid states are don't cares.

Step 2. The state diagram: The state diagram of the BCD counter is drawn as shown in Figure 6.95a.

Step 3. The type of flip-flops and the excitation table: JK flip-flops are selected and the excitation while of the BCD counter using J-K FFs is drawn as shown in Figure 6.95b.

Step 4. The minimal expressions: The K-maps for the excitations of FFs J4, K4, J3, K3, J2, K2, J1 and K, in terms of the outputs of the FFs Q4, Q3, Q2 and Q1, based on the excitation table, their minimization and the minimal expressions obtained from them are shown in Figure 6.96.



| PS             |                |       |                |  |                | N     | S     |                | Required excitations |                |                |                |    |                |    |    |  |
|----------------|----------------|-------|----------------|--|----------------|-------|-------|----------------|----------------------|----------------|----------------|----------------|----|----------------|----|----|--|
| Q <sub>4</sub> | Q <sub>3</sub> | $Q_2$ | Q <sub>1</sub> |  | Q <sub>4</sub> | $Q_3$ | $Q_2$ | Q <sub>1</sub> | J <sub>4</sub>       | K <sub>4</sub> | J <sub>3</sub> | K <sub>3</sub> | Jo | K <sub>2</sub> | J, | K. |  |
| 0              | 0              | 0     | 0              |  | 0              | 0     | 0     | 81             | 0                    | ×              | 0              | ×              | 0  | ×              | 1  | ×  |  |
| 0              | 0              | 0     | 1              |  | 0              | 0     | 1     | 0              | 0                    | ×              | 0              | ×              | 1  | ×              | ×  | 1  |  |
| 0              | 0              | 1     | 0              |  | 0              | 0     | 11-   | 110            | 0                    | ×              | 0              | ×              | ×  | 0              | 1  | ×  |  |
| 0              | 0              | 1     | 1              |  | 0              | 1     | 0     | 0              | 0                    | ×              | 1              | ×              | ×  | 1              | ×  | 1  |  |
| 0              |                | 0     | 0              |  | 0              | 1     | 0     | 1              | 0                    | ×              | ×              | 0              | 0  | ×              | 1  | ×  |  |
| 0              | 4              | 0     | 1              |  | 0              | 1     | 1     | 0              | 0                    | ×              | ×              | 0              | 1  | ×              | ×  | 1  |  |
| 0              | 1              | 1     | 0              |  | 0              | 1     | 1     | 1              | 0                    | ×              | ×              | 0              | ×  | 0              | 1  | >  |  |
| 1              | 0              | 0     | 1              |  | 1              | 0     | 0     | 0              | 1                    | ×              | ×              | 1              | ×  | 1              | ×  | 1  |  |
| 1              | 0              | 0     | 0              |  | 1              | 0     | 0     | 1              | ×                    | 0              | 0              | ×              | 0  | ×              | 1  | >  |  |
| -              | 0              | 0     | 1              |  | 0              | 0     | 0     | 0              | ×                    | 1              | 0              | ×              | 0  | ×              | ×  |    |  |

(b) Excitation table

Figure 6.95 Synchronous BCD (mod-10) counter.





Figure 6.96 K-maps for excitations of synchronous BCD counter using J-K flip-flops.

Step 5. The logic diagram: The logic diagram based on those minimal expressions is drawn as shown in Figure 6.97.



Figure 6.97 Logic diagram of synchronous BCD counter using J-K flip-flops.

The state diagram and the table to check for lock-out are shown in Figure 6.98. The table to check for lock-out shows that, if the counter finds itself in an invalid state initially, it moves to a valid state after one or two clock pulses and then counts in the normal way. Therefore, the counter is self-starting.

| PS  |    | Present inputs |                |    |                |                |                |    |                |                | N              | S              |       |    |    |                           |
|-----|----|----------------|----------------|----|----------------|----------------|----------------|----|----------------|----------------|----------------|----------------|-------|----|----|---------------------------|
| 4 Q | )3 | $Q_2$          | Q <sub>1</sub> | J4 | K <sub>4</sub> | J <sub>3</sub> | K <sub>3</sub> | J2 | K <sub>2</sub> | J <sub>1</sub> | K <sub>1</sub> | Q <sub>4</sub> | $Q_3$ | Q, | Qı | (6)                       |
| 0   | )  | 1              | 0              | 0  | 0              | 0              | 0              | 0  | 0              | 1              | 1              | 1              | 0     | 1  | 1  | (10) (5)                  |
| 1 0 | )  | 1              | 1              | 0  | 1              | 1              | 1              | 0  | 1              | 1              | 1              | 0              | 1     | 0  | 0  | 10 9                      |
| 1 1 | 1  | 0              | 0              | 0  | 0              | 0              | 0              | 0  | 0              | 1              | 1              | 1              | 1     | 0  | 1  | 111-19                    |
| 1 1 | 1  | 0              | 1              | 0  | 1              | 0              | 0              | 0  | 1              | 1              | 1              | 0              | 1     | 0  | 0  | (2)                       |
| 1   | 1  | 1              | 0              | 0  | 0              | 0              | 0              | 0  | 0              | 1              | 1              | 1              | 1     | 1  | 1  | (13)                      |
| 1   | 1  | 1              | 1              | 1  | 1              | 1              | 1              | 0  | 1              | 1              | 1              | 0              | 0     | 0  | 0  | (12)<br>(b) State diagram |

Figure 6.98 Checking for lock out of Synchronous BCD counter using J-K flip-flops.

# 33.1 Bing Counter

the simplest shift register counter. The basic ring counter using D FFs is shown in Figure 6.120. pedization of this counter using J-K FFs is shown in Figure 6.120. Its state diagram and the pedization of this counter using J-K FFs is shown in Figure 6.121. Its state diagram and the pedicagram is at realization of realization of the realization of th angular is shown in Figure 6.123. The FFs are staged as in a normal shift register, i.e. the Q output of each stage is connected to the D input of the but the Q output of the last FF is connected back to the D. output of the last FF is connected back to the D input of the first FF such that the of FFs is arranged in a ring and, therefore, the name ring counter.



Logic diagram of a 4-bit ring counter using J-K flip-flops.



Figure 6.122 State diagram and sequence table of a 4-bit ring counter.

In most instances, only a single 1 is in the register and is made to circulate around the register blong as clock pulses are applied. Initially, the first FF is preset to a 1. So, the initial state is 1000, i.e. 0. 21.00 the contents of the register are shifted Let  $Q_1 = 1$ ,  $Q_2 = 0$ ,  $Q_3 = 0$  and  $Q_4 = 0$ . After each clock pulse, the contents of the register are shifted to the right  $Q_3 = 0$ . The sequence repeats after four clock pulses. The right by one bit and  $Q_4$  is shifted back to  $Q_1$ . The sequence repeats after four clock pulses. The number of distinct states in the ring counter, i.e. the mod of the ring counter is equal to the number of distinct states in the ring counter, i.e. the mod of the ring counter is equal to the number of I whereas an I-bit bumber of distinct states in the ring counter, i.e. the mod of the ring counter n bits, whereas an n-bit ring counter can count only n bits, whereas an n-bit ring counter can count only n bits, whereas an n-bit ring counter can count only n bits, whereas an n-bit ring counter can count only n bits, whereas an n-bit ring counter can count only n bits, whereas an n-bit ring counter can count only n bits, whereas an n-bit ring counter can count only n bits, whereas an n-bit ring counter can count only n bits, whereas an n-bit ring counter can count only n bits, whereas an n-bit ring counter can count only n bits, whereas an n-bit ring counter can count only n bits, whereas an n-bit ring counter can count only n bits, whereas an n-bit ring counter can count only n bits, whereas an n-bit ring counter can count only n bits, whereas an n-bit ring counter can count only n bits, whereas an n-bit ring counter can count only n bits, whereas an n-bit ring counter can count only n bits, whereas an n-bit ring counter can count only n bits, whereas an n-bit ring counter can count only n bits, whereas an n-bit ring counter can count only n bits, whereas an n-bit ring counter can count only n bits, whereas an n-bit ring counter can count only n bits, whereas an n-bit ring counter can count only n-bits ring counter can count only n-bits ring counter can count only n-bits ring counter can co has the count  $2^n$  bits. So, the ring counter is uneconomical compared to a ripple counter, which has the advantage of requiring no decoder, since we can read the count by simply noting which FF is set. Since it is entirely a synchronous operation and requires no gates external to FFs, it has



Figure 6.123 Timing diagram of a 4-bit ring counter.

## 6.33.2 Twisted Ring Counter (Johnson Counter)

This counter is obtained from a serial-in, serial-out shift register by providing feedback from the inverted output of the last FF to the D input of the first FF. The Q output of each stage is connected to the D input of the next stage, but the  $\overline{Q}$  output of the last stage is connected to the D input of first stage, therefore, the name twisted ring counter. This feedback arrangement produces a unique

The logic diagram of a 4-bit Johnson counter using D FFs is shown in Figure 6.124. The realization of the same using J-K FFs is shown in Figure 6.125. The state diagram and the sequence table are shown in Figure 6.126. The timing diagram of a Johnson counter is shown in Figure 6.127.



Figure 6.124 Logic diagram of a 4-bit twisted ring counter using D flip-flops.



Figure 6.125 Logic diagram of a 4-bit twisted ring counter using J-K flip-flops.

L nd of DI A 11-21

Mec

qui



Figure 6.126 State diagram and sequence table of a twisted ring counter.



Figure 6.127 Timing diagram of a 4-bit twisted ring counter.

Let initially all the FFs be reset, i.e. the state of the counter be 0000. After each clock pulse, the level of  $Q_1$  is shifted to  $Q_2$ , the level of  $Q_2$  to  $Q_3$ ,  $Q_3$  to  $Q_4$  and the level of  $\overline{Q}_4$  to  $Q_1$  and the sequence given in Figure 6.126b is obtained. This sequence is repeated after every eight clock pulses.

An n FF Johnson counter can have 2n unique states and can count up to 2n pulses. So, it is a mod-2n counter. It is more economical than the normal ring counter, but less economical than the apple counter. It requires two input gates for decoding regardless of the size of the counter. Thus, are quires more decoding circuitry than that by the normal ring counter, but less than that by the apple counter. It represents a middle ground between the ring counter and the ripple counter.

Both types of ring counters suffer from the problem of lock-out, i.e. if the counter finds itself in unused state, it will persist in moving from one unused state to another and will never find its local used state. This difficulty can be corrected by adding a gate. With this addition, if the state, the state initially in an unused state, then after a number of clock pulses, depending on longon counter will find its way to a used state and thereafter, follow the desired sequence. A whatever may be the initial state, single 1 will eventually circulate) is shown in Figure 6.129.

# 574 SWITCHING THEORY AND LOGIC DESIGN



Figure 6.128 Logic diagram of a 4-bit Johnson counter designed to prevent lock-out.



Figure 6.129 Logic diagram of a self-starting ring counter.